bart 9294ee0605 Removed unused PLLs from quartus design. Replaced main PLL with Cyclone V PLL. há 1 ano atrás
..
CPU 2fe0518bb3 Improved interrupt timing/alignment, fixing bug where interrupts are not allowed during the UART bootloader. há 1 ano atrás
GPU da2bff2ea2 Removed/disabled NTSC from design, as the tiny HDMI monitor is practically always used. Also greatly increased L2 cache size, although no performance benefits for the relatively small programs I currently use for benchmarking. há 1 ano atrás
IO b74702c915 Created full FPGC6 verilog simulation, added Quartus code from FPGC5 with CPU from FPGC6. Works in hardware, but has combination loop somewhere at the arbiter and the registerbank and stack are not using block ram há 2 anos atrás
Memory f78729ea77 Fixed L2 cache state machine issue which was only present in the previous commit. há 1 ano atrás
DtrReset.v b74702c915 Created full FPGC6 verilog simulation, added Quartus code from FPGC5 with CPU from FPGC6. Works in hardware, but has combination loop somewhere at the arbiter and the registerbank and stack are not using block ram há 2 anos atrás
FPGC.v 9294ee0605 Removed unused PLLs from quartus design. Replaced main PLL with Cyclone V PLL. há 1 ano atrás
MultiStabilizer.v b74702c915 Created full FPGC6 verilog simulation, added Quartus code from FPGC5 with CPU from FPGC6. Works in hardware, but has combination loop somewhere at the arbiter and the registerbank and stack are not using block ram há 2 anos atrás