.. |
B32P.gtkw
|
69e83fb855
Fully implemented interrupts in verilog. Return address appears to work fine, but might need some further testing for different delays in the pipeline.
|
2 år sedan |
FPGC.gtkw
|
9438941e15
Initial setup to simulate 100mhz cpu in verilog testbench.
|
6 månader sedan |
FPGC_50.gtkw
|
9438941e15
Initial setup to simulate 100mhz cpu in verilog testbench.
|
6 månader sedan |
FSX.gtkw
|
6e3cd7cd9c
PixelEngine now works in hardware with both HDMI and NTSC. Added pxtest and mandelbrot test programs.
|
1 år sedan |
SDRAM.gtkw
|
28bcde6466
New SDRAM controller that uses both SDRAM chips. Now separate bus from MU for better performance, as controller runs at 100MHz. Also updated some debug code as debugging was needed. Tested working in hardware. 2x performance boost in some cases.
|
1 år sedan |
divider.gtkw
|
f3f3a43044
Added fixed-point signed divider to MU. Integrated into FPCALC.
|
1 år sedan |