bart 2fe0518bb3 Improved interrupt timing/alignment, fixing bug where interrupts are not allowed during the UART bootloader. 1 год назад
..
clkMux e1bb01a621 Cleaned and renamed Quartus project. 1 год назад
clock_pll_v a76905443f Ported Quartus to 5CEA5 FPGA. SDRAM does not seem to work. 2 лет назад
clock_pll_v_sim e1bb01a621 Cleaned and renamed Quartus project. 1 год назад
memory 7e81e7fa17 Added files missing from last commit (L1I cache). 1 год назад
modules 2fe0518bb3 Improved interrupt timing/alignment, fixing bug where interrupts are not allowed during the UART bootloader. 1 год назад
output_files 2fe0518bb3 Improved interrupt timing/alignment, fixing bug where interrupts are not allowed during the UART bootloader. 1 год назад
FPGC.qpf e1bb01a621 Cleaned and renamed Quartus project. 1 год назад
FPGC.qsf add43b75da L2 cache at 100MHz now greatly increases performance. Attempted to create l1i and l1d cache, but becomes unstable and the issue is difficult to similate/replicate. Therefore, all l1 cache is now bypassed and the code can be found in l1cacheUnstable.v. As no l1 cache anymore, I removed some ccache statements to increase performance as this instruction currently does nothing. 1 год назад
FPGC.qws add43b75da L2 cache at 100MHz now greatly increases performance. Attempted to create l1i and l1d cache, but becomes unstable and the issue is difficult to similate/replicate. Therefore, all l1 cache is now bypassed and the code can be found in l1cacheUnstable.v. As no l1 cache anymore, I removed some ccache statements to increase performance as this instruction currently does nothing. 1 год назад
FPGC.sdc e1bb01a621 Cleaned and renamed Quartus project. 1 год назад
NTSC_pll.ppf a76905443f Ported Quartus to 5CEA5 FPGA. SDRAM does not seem to work. 2 лет назад
NTSC_pll.qip b74702c915 Created full FPGC6 verilog simulation, added Quartus code from FPGC5 with CPU from FPGC6. Works in hardware, but has combination loop somewhere at the arbiter and the registerbank and stack are not using block ram 2 лет назад
NTSC_pll.v a76905443f Ported Quartus to 5CEA5 FPGA. SDRAM does not seem to work. 2 лет назад
NTSC_pll_bb.v a76905443f Ported Quartus to 5CEA5 FPGA. SDRAM does not seem to work. 2 лет назад
clkMux.qsys a76905443f Ported Quartus to 5CEA5 FPGA. SDRAM does not seem to work. 2 лет назад
clkMux.sopcinfo a76905443f Ported Quartus to 5CEA5 FPGA. SDRAM does not seem to work. 2 лет назад
clock_pll.ppf a76905443f Ported Quartus to 5CEA5 FPGA. SDRAM does not seem to work. 2 лет назад
clock_pll.qip b74702c915 Created full FPGC6 verilog simulation, added Quartus code from FPGC5 with CPU from FPGC6. Works in hardware, but has combination loop somewhere at the arbiter and the registerbank and stack are not using block ram 2 лет назад
clock_pll.v 308cc6a90d Fixed SDRAM controller by setting phase shift to 180 degrees. 2 лет назад
clock_pll_bb.v 308cc6a90d Fixed SDRAM controller by setting phase shift to 180 degrees. 2 лет назад
clock_pll_v.cmp a76905443f Ported Quartus to 5CEA5 FPGA. SDRAM does not seem to work. 2 лет назад
clock_pll_v.qip a76905443f Ported Quartus to 5CEA5 FPGA. SDRAM does not seem to work. 2 лет назад
clock_pll_v.sip a76905443f Ported Quartus to 5CEA5 FPGA. SDRAM does not seem to work. 2 лет назад
clock_pll_v.spd a76905443f Ported Quartus to 5CEA5 FPGA. SDRAM does not seem to work. 2 лет назад
clock_pll_v.v a76905443f Ported Quartus to 5CEA5 FPGA. SDRAM does not seem to work. 2 лет назад
ddr.ppf a76905443f Ported Quartus to 5CEA5 FPGA. SDRAM does not seem to work. 2 лет назад
ddr.qip a76905443f Ported Quartus to 5CEA5 FPGA. SDRAM does not seem to work. 2 лет назад
ddr.v a76905443f Ported Quartus to 5CEA5 FPGA. SDRAM does not seem to work. 2 лет назад
ddr_bb.v a76905443f Ported Quartus to 5CEA5 FPGA. SDRAM does not seem to work. 2 лет назад
output_file.cof e1bb01a621 Cleaned and renamed Quartus project. 1 год назад