123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215 |
- // megafunction wizard: %ALTIOBUF%
- // GENERATION: STANDARD
- // VERSION: WM1.0
- // MODULE: altiobuf_out
- // ============================================================
- // File Name: lvds.v
- // Megafunction Name(s):
- // altiobuf_out
- //
- // Simulation Library Files(s):
- //
- // ============================================================
- // ************************************************************
- // THIS IS A WIZARD-GENERATED FILE. DO NOT EDIT THIS FILE!
- //
- // 21.1.1 Build 850 06/23/2022 SJ Lite Edition
- // ************************************************************
- //Copyright (C) 2022 Intel Corporation. All rights reserved.
- //Your use of Intel Corporation's design tools, logic functions
- //and other software and tools, and any partner logic
- //functions, and any output files from any of the foregoing
- //(including device programming or simulation files), and any
- //associated documentation or information are expressly subject
- //to the terms and conditions of the Intel Program License
- //Subscription Agreement, the Intel Quartus Prime License Agreement,
- //the Intel FPGA IP License Agreement, or other applicable license
- //agreement, including, without limitation, that your use is for
- //the sole purpose of programming logic devices manufactured by
- //Intel and sold by Intel or its authorized distributors. Please
- //refer to the applicable agreement for further details, at
- //https://fpgasoftware.intel.com/eula.
- //altiobuf_out CBX_AUTO_BLACKBOX="ALL" DEVICE_FAMILY="Cyclone IV E" ENABLE_BUS_HOLD="FALSE" LEFT_SHIFT_SERIES_TERMINATION_CONTROL="FALSE" NUMBER_OF_CHANNELS=4 OPEN_DRAIN_OUTPUT="FALSE" PSEUDO_DIFFERENTIAL_MODE="FALSE" USE_DIFFERENTIAL_MODE="TRUE" USE_OE="FALSE" USE_TERMINATION_CONTROL="FALSE" datain dataout dataout_b
- //VERSION_BEGIN 21.1 cbx_altiobuf_out 2022:06:23:22:02:32:SJ cbx_mgl 2022:06:23:22:26:17:SJ cbx_stratixiii 2022:06:23:22:02:32:SJ cbx_stratixv 2022:06:23:22:02:32:SJ VERSION_END
- // synthesis VERILOG_INPUT_VERSION VERILOG_2001
- // altera message_off 10463
- //synthesis_resources = cycloneive_io_obuf 4
- //synopsys translate_off
- `timescale 1 ps / 1 ps
- //synopsys translate_on
- module lvds_iobuf_out_fst
- (
- datain,
- dataout,
- dataout_b) ;
- input [3:0] datain;
- output [3:0] dataout;
- output [3:0] dataout_b;
- wire [3:0] wire_obufa_i;
- wire [3:0] wire_obufa_o;
- wire [3:0] wire_obufa_obar;
- wire [3:0] wire_obufa_oe;
- wire [3:0] oe_w;
- cycloneive_io_obuf obufa_0
- (
- .i(wire_obufa_i[0:0]),
- .o(wire_obufa_o[0:0]),
- .obar(wire_obufa_obar[0:0]),
- .oe(wire_obufa_oe[0:0])
- `ifndef FORMAL_VERIFICATION
- // synopsys translate_off
- `endif
- ,
- .seriesterminationcontrol({16{1'b0}})
- `ifndef FORMAL_VERIFICATION
- // synopsys translate_on
- `endif
- // synopsys translate_off
- ,
- .devoe(1'b1)
- // synopsys translate_on
- );
- defparam
- obufa_0.bus_hold = "false",
- obufa_0.open_drain_output = "false",
- obufa_0.lpm_type = "cycloneive_io_obuf";
- cycloneive_io_obuf obufa_1
- (
- .i(wire_obufa_i[1:1]),
- .o(wire_obufa_o[1:1]),
- .obar(wire_obufa_obar[1:1]),
- .oe(wire_obufa_oe[1:1])
- `ifndef FORMAL_VERIFICATION
- // synopsys translate_off
- `endif
- ,
- .seriesterminationcontrol({16{1'b0}})
- `ifndef FORMAL_VERIFICATION
- // synopsys translate_on
- `endif
- // synopsys translate_off
- ,
- .devoe(1'b1)
- // synopsys translate_on
- );
- defparam
- obufa_1.bus_hold = "false",
- obufa_1.open_drain_output = "false",
- obufa_1.lpm_type = "cycloneive_io_obuf";
- cycloneive_io_obuf obufa_2
- (
- .i(wire_obufa_i[2:2]),
- .o(wire_obufa_o[2:2]),
- .obar(wire_obufa_obar[2:2]),
- .oe(wire_obufa_oe[2:2])
- `ifndef FORMAL_VERIFICATION
- // synopsys translate_off
- `endif
- ,
- .seriesterminationcontrol({16{1'b0}})
- `ifndef FORMAL_VERIFICATION
- // synopsys translate_on
- `endif
- // synopsys translate_off
- ,
- .devoe(1'b1)
- // synopsys translate_on
- );
- defparam
- obufa_2.bus_hold = "false",
- obufa_2.open_drain_output = "false",
- obufa_2.lpm_type = "cycloneive_io_obuf";
- cycloneive_io_obuf obufa_3
- (
- .i(wire_obufa_i[3:3]),
- .o(wire_obufa_o[3:3]),
- .obar(wire_obufa_obar[3:3]),
- .oe(wire_obufa_oe[3:3])
- `ifndef FORMAL_VERIFICATION
- // synopsys translate_off
- `endif
- ,
- .seriesterminationcontrol({16{1'b0}})
- `ifndef FORMAL_VERIFICATION
- // synopsys translate_on
- `endif
- // synopsys translate_off
- ,
- .devoe(1'b1)
- // synopsys translate_on
- );
- defparam
- obufa_3.bus_hold = "false",
- obufa_3.open_drain_output = "false",
- obufa_3.lpm_type = "cycloneive_io_obuf";
- assign
- wire_obufa_i = datain,
- wire_obufa_oe = oe_w;
- assign
- dataout = wire_obufa_o,
- dataout_b = wire_obufa_obar,
- oe_w = {4{1'b1}};
- endmodule //lvds_iobuf_out_fst
- //VALID FILE
- // synopsys translate_off
- `timescale 1 ps / 1 ps
- // synopsys translate_on
- module lvds (
- datain,
- dataout,
- dataout_b);
- input [3:0] datain;
- output [3:0] dataout;
- output [3:0] dataout_b;
- wire [3:0] sub_wire0;
- wire [3:0] sub_wire1;
- wire [3:0] dataout = sub_wire0[3:0];
- wire [3:0] dataout_b = sub_wire1[3:0];
- lvds_iobuf_out_fst lvds_iobuf_out_fst_component (
- .datain (datain),
- .dataout (sub_wire0),
- .dataout_b (sub_wire1));
- endmodule
- // ============================================================
- // CNX file retrieval info
- // ============================================================
- // Retrieval info: PRIVATE: INTENDED_DEVICE_FAMILY STRING "Cyclone IV E"
- // Retrieval info: PRIVATE: SYNTH_WRAPPER_GEN_POSTFIX STRING "0"
- // Retrieval info: LIBRARY: altera_mf altera_mf.altera_mf_components.all
- // Retrieval info: CONSTANT: INTENDED_DEVICE_FAMILY STRING "Cyclone IV E"
- // Retrieval info: CONSTANT: enable_bus_hold STRING "FALSE"
- // Retrieval info: CONSTANT: left_shift_series_termination_control STRING "FALSE"
- // Retrieval info: CONSTANT: number_of_channels NUMERIC "4"
- // Retrieval info: CONSTANT: open_drain_output STRING "FALSE"
- // Retrieval info: CONSTANT: pseudo_differential_mode STRING "FALSE"
- // Retrieval info: CONSTANT: use_differential_mode STRING "TRUE"
- // Retrieval info: CONSTANT: use_oe STRING "FALSE"
- // Retrieval info: CONSTANT: use_termination_control STRING "FALSE"
- // Retrieval info: USED_PORT: datain 0 0 4 0 INPUT NODEFVAL "datain[3..0]"
- // Retrieval info: USED_PORT: dataout 0 0 4 0 OUTPUT NODEFVAL "dataout[3..0]"
- // Retrieval info: USED_PORT: dataout_b 0 0 4 0 OUTPUT NODEFVAL "dataout_b[3..0]"
- // Retrieval info: CONNECT: @datain 0 0 4 0 datain 0 0 4 0
- // Retrieval info: CONNECT: dataout 0 0 4 0 @dataout 0 0 4 0
- // Retrieval info: CONNECT: dataout_b 0 0 4 0 @dataout_b 0 0 4 0
- // Retrieval info: GEN_FILE: TYPE_NORMAL lvds.v TRUE
- // Retrieval info: GEN_FILE: TYPE_NORMAL lvds.inc FALSE
- // Retrieval info: GEN_FILE: TYPE_NORMAL lvds.cmp FALSE
- // Retrieval info: GEN_FILE: TYPE_NORMAL lvds.bsf FALSE
- // Retrieval info: GEN_FILE: TYPE_NORMAL lvds_inst.v FALSE
- // Retrieval info: GEN_FILE: TYPE_NORMAL lvds_bb.v TRUE
|